Design of Ultra-Low Power PMOS and NMOS for Nano Scale VLSI Circuits

Ashok Babu Ch¹, J. V. R. Ravindra², K. Lalkishore³

¹Department of Electronics and Communication Engineering, SVIT, Sec-Bad, India
²Department of Electronics and Communication Engineering, Vardhaman College of Engineering, Hyderabad, India
³Jawaharlal Nehru Technological University, Anantapur, India
Email: chashokrly@gmail.com, jvr.ravindra@vardhaman.org, lalkishorek@gmail.com

Received 22 September 2014; accepted 23 March 2015; published 25 March 2015

Copyright © 2015 by authors and Scientific Research Publishing Inc.
This work is licensed under the Creative Commons Attribution International License (CC BY).
http://creativecommons.org/licenses/by/4.0/

Abstract

CMOS devices play a major role in most of the digital design, since CMOS devices have larger density and consume less power. The integrated circuit performance mostly depends on the basic devices and its scaling methods, but in conventional CMOS devices in ultra deep submicron technology, leakage power becomes the major portion apart of dynamic power. The demerits of the conventional CMOS is less speed and, more leakage, for any digital design PDP is the figure of merit which can be used to determine energy consumed per switching event, hence we designed a NOVEL NMOS and PMOS which has superior performance than conventional PMOS and NMOS, the design and performance checked at 90 nm, 180 nm and 45 nm technology and calculate the performance values.

Keywords

Power Delay Product, Average Power, Static Power, Delay, Dynamic Threshold CMOS

1. Introduction

The need for low power chips is the increased marked demand for portable consumer electronics powered by the batteries, which have not experienced the similar rapid density growth compared to electronics circuits. It has been concluded that battery technology alone will not solve power problems in the near future. Therefore designing a chip with low power is becoming a major concern in the chip design industry. The different power reduction techniques from device level to circuit level and system level have been shown as a low power taxonomy [1].

In ultra-deep submicron technology especially below 45 nm technology, leakage power is becoming a major
concern than the dynamic power. As the technology is going on scaling down, and we are now in 20 nm/15 nm/10 nm technology proper controlling of leakage power is becoming challenge factor.

Any power reduction techniques at device level will certainly lower the overall power consumption at system level (power reduction means it should be applicable from device level to system level, there is no guarantee that device level power reduction always applicable at system level) [2].

Related work: The existing numerous power reduction techniques in the field of VLSI are suitable for only 90 nm and above, but continuous scaling of the device in the present VLSI technology many of them may not be suitable. Moreover if the technique is suitable for power reduction than it fails for high speed, hence a new technique is required that is suitable for both power and speed [3].

Sources of power dissipations are

\[ P_{\text{avg}} = P_{\text{static}} + P_{\text{dynamic}} + P_{\text{leakage}} + P_{\text{shortct}}. \]

The major source in the overall power dissipation is the dynamic power

\[ P_{\text{dynamic}} = \alpha \times V_{DD}^2 \times C_L \times f. \]

\( \alpha \) = transition activity factor, \( V_{DD} \) = supply voltage, \( C_L \) = load capacitance, \( f \) = frequency of operation.

As the technology shrinks leakage power is to be dealt very carefully.

2. Taxonomy of Low Power

In Figure 1 different power dissipation and power reduction techniques are clearly shown, all these techniques are applicable in low power design [4].

3. Problem Statement

Here an attempt has been made to control leakage power by proposed PMOS and NMOS, the fundamental limit of conventional PMOS and NMOS is higher leakage and lower speed in deep submicron technology since power

![Figure 1. Taxonomy of low power.](image-url)
supply reduction lowers three times the threshold voltage will degrade the speed of the circuit considerably, as we are striving forward to higher level of integration, area is not having that much of concern, now we are in position to keep millions of transistors in a single die, the other performance parameters like power, speed and delay moreover power delay product are important parameters which can decide the role of the device in nano scale regime [5]. In design abstraction we are approaching bottom up design as shown in the below Figure 2, basically CMOS device level analysis is done and comparative study is done among different MOS devices.

Demerits of Conventional PMOS & NMOS

Figure 3(a) and Figure 3(b) show the conventional PMOS and NMOS and having the following demerits.

- Lower speed.
- Higher leakage in deep submicron technology.

Figure 4 in DT PMOS and DT NMOS body is connected to gate terminal of the MOS device and as the gate voltage is changing body biasing takes place.

Working of proposed PMOS and NMOS: in Figure 5 for top transistor (PM0) a reference voltage of 0.8 V is applied, and input is applied to the gate terminals of bottom transistor (PM2) and output is taken across the drain terminals of the right transistor (PM1) [6].

Both the conventional PMOS and NMOS, DT PMOS, DT NMOS and proposed PMOS and proposed NMOS are implemented using 45 nm technology and all are simulated using Cadence Virtuoso Design Environment and simulated and results are shown Table 1. From Table 1 the proposed PMOS and NMOS have low PDP value.

Comparison table for the conventional PMOS and NMOS, DT PMOS, DT NMOS and proposed PMOS and proposed NMOS are implemented using 90 nm technology and all are simulated using Cadence Virtuoso Design Environment and simulated and results are shown Table 2.

Comparison table for the conventional PMOS and NMOS, DT PMOS, DT NMOS and proposed PMOS and proposed NMOS are implemented using 180 nm technology and all are simulated using Cadence Virtuoso Design Environment and simulated and results are shown Table 3.
Figure 4. DT PMOS and DT NMOS.

Figure 5. Proposed PMOS and NMOS.

<table>
<thead>
<tr>
<th>Device</th>
<th>Output max value</th>
<th>Out min value</th>
<th>Avg. power $V_{IN} = 0$ V</th>
<th>Delay $V_{IN} = 1$ V</th>
<th>Static power $V_{IN} = 1$ V</th>
<th>PDP $V_{IN} = 1$ V</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMOS</td>
<td>1.1 V</td>
<td>0.323 V</td>
<td>$5.37 \times 10^{-9}$ 16 ps</td>
<td>$116 \times 10^{-15}$</td>
<td>$481 \times 10^{-24}$</td>
<td>$8.59 \times 10^{-20}$</td>
</tr>
<tr>
<td>DTMOS</td>
<td>0.805 V</td>
<td>0.217 V</td>
<td>$5.85 \times 10^{-3}$ 4 ns</td>
<td>$588 \times 10^{-15}$</td>
<td>$11.26 \times 10^{-7}$</td>
<td>$2.34 \times 10^{-14}$</td>
</tr>
<tr>
<td>NOVEL PMOS</td>
<td>1.1 V</td>
<td>0.250 V</td>
<td>$1.71 \times 10^{-15}$ 4 ps</td>
<td>$1.443 \times 10^{-11}$</td>
<td>$822.5 \times 10^{-15}$</td>
<td>$6.84 \times 10^{-21}$</td>
</tr>
<tr>
<td>NMOS</td>
<td>0.79 V</td>
<td>0 V</td>
<td>$4.412 \times 10^{-9}$ 13 ps</td>
<td>0</td>
<td>$101.1 \times 10^{-15}$</td>
<td>$5.73 \times 10^{-20}$</td>
</tr>
<tr>
<td>DTMOS</td>
<td>0.885 V</td>
<td>0.277 V</td>
<td>$2.906 \times 10^{-3}$ 4 ns</td>
<td>$6.24 \times 10^{-3}$</td>
<td>$48 \times 10^{-27}$</td>
<td>$2.6154 \times 10^{-14}$</td>
</tr>
<tr>
<td>PROPOSED NMOS</td>
<td>0.818 V</td>
<td>0 V</td>
<td>$6.29 \times 10^{-9}$ 9 ps</td>
<td>$151.8 \times 10^{-15}$</td>
<td>$268.8 \times 10^{-15}$</td>
<td>$5.661 \times 10^{-20}$</td>
</tr>
</tbody>
</table>

The PMOS and NMOS are good transfer of 1 and good transfer of 0, the comparative study is done on various types of MOS devices like PMOS, DTMOS and proposed MOS devices, the average power, delay and PDP is calculated by using the cadence virtuoso design environment tool for 45 nm, 90 nm, 180 nm technology [7].

4. Conventional CMOS Inverter

Figure 6 shows a conventional CMOS inverter which is simulated using Cadence Virtuoso Design tool and simulated outputs are shown in Figure 7, Figure 8 shows CMOS output when all Zero’s Applied and Figure 9 shows CMOS output when All one’s Applied.
### Table 2. 90 nm technology.

<table>
<thead>
<tr>
<th>Device</th>
<th>Output max value</th>
<th>Out min value</th>
<th>Avg. power</th>
<th>Delay</th>
<th>Static power</th>
<th>PDP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>$V_{IN} = 0 \text{ V}$</td>
<td>$V_{IN} = 1.1 \text{ V}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMOS</td>
<td>1.2 V</td>
<td>0.233 V</td>
<td>$13.26 \times 10^{-9}$</td>
<td>5 ps</td>
<td>$1.3 \times 10^{-13}$</td>
<td>$774 \times 10^{-27}$</td>
</tr>
<tr>
<td>DTMOS</td>
<td>0.618 V</td>
<td>0.142 V</td>
<td>$10.59 \times 10^{-3}$</td>
<td>6 ps</td>
<td>$275.7 \times 10^{-45}$</td>
<td>$20.28 \times 10^{-3}$</td>
</tr>
<tr>
<td>NOVEL PMOS</td>
<td>1.2 V</td>
<td>0.158 V</td>
<td>10 nw</td>
<td>3 ns</td>
<td>$15.60 \times 10^{-15}$</td>
<td>$3.052 \times 10^{-12}$</td>
</tr>
<tr>
<td>NMOS</td>
<td>1.08 V</td>
<td>0 V</td>
<td>$8.245 \times 10^{-9}$</td>
<td>2 ns</td>
<td>$1.404 \times 10^{-24}$</td>
<td>$1.306 \times 10^{-15}$</td>
</tr>
<tr>
<td>DTMOS</td>
<td>1.15 V</td>
<td>0.55 V</td>
<td>$17.18 \times 10^{-3}$</td>
<td>4 ns</td>
<td>$37.32 \times 10^{-5}$</td>
<td>$959.1 \times 10^{-30}$</td>
</tr>
<tr>
<td>PROPOSED NMOS</td>
<td>1.16 V</td>
<td>0 V</td>
<td>$5.39 \times 10^{-9}$</td>
<td>0.092 ns</td>
<td>$45.24 \times 10^{-12}$</td>
<td>$3.12 \times 10^{-15}$</td>
</tr>
</tbody>
</table>

### Table 3. 180 nm technology.

<table>
<thead>
<tr>
<th>Device</th>
<th>Output max value</th>
<th>Out min value</th>
<th>Avg. power</th>
<th>Delay</th>
<th>Static power</th>
<th>PDP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>$V_{IN} = 0 \text{ V}$</td>
<td>$V_{IN} = 1.1 \text{ V}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMOS</td>
<td>1.8 V</td>
<td>0.674 V</td>
<td>$1.086 \times 10^{-6}$</td>
<td>0.1215 ns</td>
<td>$23.46 \times 10^{-15}$</td>
<td>$32.74 \times 10^{-30}$</td>
</tr>
<tr>
<td>DTMOS</td>
<td>0.6182 V</td>
<td>0.2942 V</td>
<td>$991.40 \times 10^{-3}$</td>
<td>40 ps</td>
<td>0</td>
<td>$1.8 \times 10^{-3}$</td>
</tr>
<tr>
<td>NOVEL PMOS</td>
<td>1.8 V</td>
<td>0.450 V</td>
<td>$1.08 \times 10^{-6}$</td>
<td>10 ps</td>
<td>$46.96 \times 10^{-15}$</td>
<td>$23.46 \times 10^{-15}$</td>
</tr>
<tr>
<td>NMOS</td>
<td>1.22 V</td>
<td>0 V</td>
<td>$0.398 \times 10^{-6}$</td>
<td>5 $\times 10^{-3}$</td>
<td>$522.8 \times 10^{-48}$</td>
<td>$467.7 \times 10^{-14}$</td>
</tr>
<tr>
<td>DTMOS</td>
<td>1.54 V</td>
<td>1 V</td>
<td>$37.69 \times 10^{-3}$</td>
<td>10 ns</td>
<td>$81.7 \times 10^{-7}$</td>
<td>$106.2 \times 10^{-30}$</td>
</tr>
<tr>
<td>PROPOSED NMOS</td>
<td>1.435 V</td>
<td>0 V</td>
<td>$1.08 \times 10^{-6}$</td>
<td>6 ps</td>
<td>$487.7 \times 10^{-18}$</td>
<td>$935.3 \times 10^{-18}$</td>
</tr>
</tbody>
</table>

5. Inverter with Proposed PMOS and NMOS

From the Figure 10, $V_{dc} = 1.1 \text{ V}$ and $V_{ref} = 0.8 \text{ V}$ is applied to the transistors PM0 and NM3 and $V_{in} = 0 \text{ V}$ is applied to the transistors NM2 and PM2 PM2 becomes ON and NM2 becomes OFF, output will be 1 V, when $V_{in} = 1 \text{ V}$ applied to the transistors NM2 and PM2, NM2 ON and PM2 OFF output becomes 0 V [6]. And output results are shown in Figures 11-13.
Figure 7. Conventional CMOS inverter output.

Figure 8. CMOS output when all zero’s applied.
Figure 9. CMOS output when all one’s applied.

Figure 10. Proposed CMOS inverter.

There may be an area overhead but this circuit is certainly suitable for high speed and low leakage in deep submicron technology, as area is not a problem since we are in a position to keep millions of transistors in single die, performance parameters like speed will increase and leakage will decrease [9]. Hence an attempt has been made with proposed MOS devices to improve the performances.
Figure 11. Proposed CMOS inverter output.

Figure 12. Proposed CMOS output for all zero’s.
Figure 13. Proposed CMOS output for all one’s.

6. Leakage Current Mechanism

Reverse biased junction leakage and subthreshold leakage have very much similar characteristics both will be in order of pico amperes per device and very sensitive to process variations. Leakage current cannot be ignored in deep submicron region and leakage current is the beyond the digital designer control [10]. In large scale high performance digital chips performing operations with high frequency. In ultra submicron region leakage power is playing a major contribution apart of dynamic power [11].

Subthreshold channel leakage: the subthreshold conduction current is given by $I_{\text{sub}} = I_0 e^{\frac{V_g - V_t}{\alpha V_T}}$ where alpha is parameter depends on fabrication process $V_T$ is the threshold voltage, $V_T$ is the thermal voltage, even though a transistor is logically turned off there may be non zero leakage current through the channel this current is known as Subthreshold leakage current Since it occurs below threshold voltage [12].

7. Calculation of Leakage Power in CMOS Inverter and Proposed CMOS Inverter at 45 nm Technology

7.1. Normal CMOS Inverter Leakage Power

- Power: $6.937 \times 10^{-9}$, delay: $0.05 \times 10^{-9}$.
- When all ones applied power is $4.917 \times 10^{-12}$
- When all zeros applied power is $5.018 \times 10^{-12}$.
- Total power for all ones and all zeros is $4.97 \times 10^{-12} + 5.018 \times 10^{-12} = 9.935 \times 10^{-12}$.
- Leakage power = $6.937 \times 10^{-9} - 9.935 \times 10^{-12} = 6927 \times 10^{-12}$.

7.2. Novel CMOS Inverter Leakage Power

- AVG power $P = 6.849 \times 10^{-9}$, delay = 0.18 ns.
- Power when all ones applied = $6.655 \times 10^{-12}$.
• Power when all zeros applied = $11.44 \times 10^{-12}$.
• All ones + all zeros power = $6.655 \times 10^{-12} + 11.44 \times 10^{-12} = 1.8095 \times 10^{-11}$.
• Leakage power = $6.849 \times 10^{-9} - 1.8095 \times 10^{-11} = 6830 \times 10^{-12}$ W.

The difference of leakage between conventional CMOS and Proposed CMOS power is

$6927 \times 10^{-12} - 6830 \times 10^{-12} = 97 \times 10^{-12}$.

8. Conclusion

We designed a Novel PMOS and NMOS which could give superior performance in deep submicron technology. The MOS devices like PMOS, DTMOS, and Novel MOS are studied and PDP is comparatively calculated. The leakage power is calculated for normal CMOS inverter and Novel CMOS inverter and it is observed that Novel CMOS inverter has less leakage power compared to Normal CMOS inverter. There may be area overhead but performance is better. It is concluded that Novel PMOS and NMOS are certainly suitable for low leakage and low power in ultra-deep submicron technology [13].

References