# An Automatic Synchronization Method for Distributed Power Electronics System

Cheng Zhang<sup>1</sup>, Chi Sun<sup>2</sup>, Sheng Ai<sup>2</sup>

<sup>1</sup>College of Electrical and Electronic Engineering, Huazhong University of Science and Technology, Wuhan, China <sup>2</sup>National Key Laboratory for Vessel Integrated Power System Technology, Naval University of Engineering, Wuhan, China Email: zcxs417@163.com

Received 2013

# ABSTRACT

Currently, the high-speed serial fiber-optic ring net communication is a main method for performing the distributed control network topology and control mode. Because of a network transmission delay inherent in the topology, synchronization between nodes has become a critical issue which needs to be studied. The existing synchronization methods largely depend on the complex communication protocol. Therefore, this paper has proposed a method of automatic measurement and compensation of synchronization delay, and analyzed its operating principle and implementation procedure in detail. The results obtained from the experiments prove the proposed method to be correct, effective and practicable.

Keywords: Power Electronics Converter System(PECS); Distributed Control; Delay Automatic Measurement; Synchronization

# 1. Introduction

With the advent of power electronics building blocks (PEBB), the conventional centralized control mode tends to be replaced by the distributed control network topology and control mode in the high-capacity PECS. Currently, the high-speed serial fiber-optic ring net communication is a main method for performing the complex distributed control, lots of references [1-10] are found to have made an extensive study of the high-speed serial fiber-optic communication network topology. Because of a network transmission delay inherent in the topology, the solution to the synchronization between the nodes of the system has become critical in the high-speed serial fiber-optic ring net topology.

The synchronization method of the high-speed serial fiber-optic ring net communication was analyzed and studied in [2-7]. A synchronization method based on PES Net fiber-optic ring net communication was analyzed in [2-5]. The synchronization method used for PES Net is based on the communication protocol defined by the user. In the protocol, the delay between the nodes is preset by the user. If there is a change in the delay between the nodes, it is necessary to modify the communication protocol so as to limit the system in applications due to low flexibility. A dual fiber-optic ring net(DRPES Net) proposed in [6,7] helps improve the system's redundancy and reliability. A communication network topology based on the hardware switching data source proposed in

[10] can greatly reduce the delay of the whole network, with an error in the delay between the nodes as 60ns, but has not taken into account the effect of the lengths of fiber-optic lines between the nodes on the system's synchronization delay compensation.

This paper has presented a method for the automatic measurement and compensation of the system's synchronization delay. The method can automatically calculate the overall network transmission delay and total number of salve nodes of the system and can according to different lengths of the fiber optical lines used, work out the processing delay of communication data and command through each slave node, thereby compensating for the synchronization delay of each node in the system automatically.

## 2. Synchronization of the High-speed Fiber Optic Ring Net Communication Network for the PECS

The topology of the high-power fifteen-phase propulsion converter for marine propulsion is shown as **Figure 1**. Each inverter unit and brake unit is regarded as a node. There are 18 slave nodes altogether, with each node equipped with a slave controller. The whole control network is formed into a ring net with the communication rate of 125 Mbps by a single optical fiber. It can be seen from **Figure 1** that the distance between nodes of the system is unequal in the actual laying-out. For the con-



verter as shown in **Figure 1**, the paper proposes a method for automatic measurement and compensation of system synchronization delay. The method can be used to automatically calculate the processing delay of the system data and command passing through each node according to different lengths of the fiber-optic lines between the nodes.

The model for measuring the system delay is shown as **Figure 2**. The fixed fiber-optic transmission delay  $t_{di}(i=1, j)$ 2, 3, ..., n+1) between the nodes is not equal. The structures and chips of each slave node in the system are the same, so that the processing delay of the system data and command passing through each slave node can be considered approximately equal, which is  $t_{avg}$ . During the initial period of the system, the master node sends a synchronous sequence frame, whose format is shown as Figure 3(a). The initial value of the node test address is 0. When each slave node receives its node test address, the address will be obtained by adding 1 to this node's address and then retransmitted to the next node. Therefore, the total number of the slave nodes of the whole system will be derived when the node test address returns to the master node.



Figure 1. The topology of the high power fifteen-phase propulsion converter.



Figure 2. The model for measuring the system delay.

 
 syn test cmd (4bit)
 node (8bit)
 addr test (4bit)
 delay cmd (4bit)
 the total number of slave node(8bit)
 delay\_data\_h (8bit)
 delay\_data\_1

 (a)
 (b)

Figure 3. (a) The format of synchronous sequence frame (b) The format of delay data transmitting frame.

The master node sends a synchronous sequence frame and saves the transmission time  $t_{start}$ , and also the reception time  $t_{end}$  when it receives the synchronous sequence frame, as shown in **Figure 2**, it can be derived as:

$$t_{total} = t_{end} - t_{start} \tag{1}$$

$$t_{avg} = \frac{t_{total} - \sum_{i=1}^{n+1} t_{di}}{n+1}$$
(2)

where  $t_{total}$  is the total transmission delay of the whole network and *n* is the number of slave nodes.

According to **Figure 2** and equations (1)-(2), the compensation delay of each slave node of the system can be derived as:

$$\begin{cases} t_{comp(1)} = \sum_{i=2}^{n} t_{di} + (n-1)t_{avg} \\ \vdots \\ t_{comp(n-1)} = t_{dn} + t_{avg} \\ t_{comp(n)} = 0 \end{cases}$$
(3)

where the  $t_{comp(i)}(i=1,2,3,...,n)$  is the preset delay time value of compensation for slave node. The slave node can complete the delay compensation of the system according to the value preset by the compensation timing counter. In the case of the fiber-optic connecting lines between the nodes that are equal in length, equation (3) is also available. At this time,  $t_{di}$  (*i*=1,2,3,...,*n*) are equal.

#### **3.** System Experiments

In order to verify the method for delay automatic measurement proposed in the paper, and an actual ring control network has been established for the purpose of the corresponding experiments. The control ring network used in the experiments on the system is shown as **Figure 2**, and the *n* is equal to 3. The adopted formats of data communication frame are shown as **Figure 3(a)** and **Figure 3(b)** respectively. A fiber-optic line with 6 meter is used between the master node and the first slave node, 66 meter between the first slave node and the second slave node, 6 meter between the second slave node and the third slave node, and 6 meter between the third slave node and the master node. As the fiber-optic line delay is 5ns/m,  $t_{d1}=t_{d3}=t_{d4}=30ns$  and  $t_{d2}=330ns$ .

**Figures 4** and **5** respectively show the data communication waveforms of synchronization delay measured from the master node and the slave nodes captured by the signaltap II logic analyzer in quartus II, with 10ns as the minimum scale of time used.

**Figure 4** shows that the synchronization test command sent by the master node is "1" and the node test address is "0". Through the whole ring network, the node test address received by the master node turns out to "3", so

the total number of the slave nodes of the whole network is "3". Meanwhile, the total network delay of the whole system is "365" obtained from the calculation by the master node. Therefore, the network delay of the whole system is 3650ns. Similarly, the processing delay of the system data and command passing through each node is 810ns. **Figure 5(a)** indicates that the node test address received by the slave node 1 is "0" and is transmitted as "1". In **Figure 5(b)**, the node test address received by the salve node 2 is "1" and is transmitted as "2". In **Figure 5** (c), the node test address received by the slave node 3 is "2" and t is transmitted as "3". From **Figures 4** and **5**, it is found that the system works normally.

In order to demonstrate the correctness and feasibility of the method proposed in the paper, different lengths of the fiber-optic lines are used between the nodes, as shown in Figure 2. The synchronization experiments without delay compensation, with delay compensation by average value method and with delay compensation by the proposed method in the paper are carried out respectively. The experimental waveforms are shown as from Figures 6(a)-(c). The channels of ch1, ch2 and ch3 represent the synchronization flags of slave node 1, slave node 2 and slave node 3 respectively. Figure 6(a) shows the experimental waveforms without delay compensation. According to the analysis of above, the theoretical delay time value between slave node 1 and slave node 2 is 1.14µs and that between slave node 2 and slave node 3 is 840ns. Figure 6(a) shows the delay time between slave node 1 and slave node 2 is about 1.13µs and that between slave node 2 and slave node 3 is about 840ns, which basically conform to the theoretical values. Figure 6(b) shows the experimental waveforms with delay compensation by average value method. There appears a large error in delay between the generated synchronization flags due to the fiber-optic lines with different length. Figure 6(b) shows the delay between slave node 1 and slave node 2 is about 240ns and that between slave node 2 and slave node 3 is about 70ns. Figure 6(c) shows the experimental waveforms with the proposed method in the paper. The waveforms derived in Figure 6(c) are given delay compensation according to equation (3). Figure 6(c) indicates that the system is well synchronized, with small delay between the generated flags, that is about 33ns between slave node 1 and slave node 2 and slave node 2 and slave node 3.

## 4. Conclusions

The existing synchronization methods for fiber optic ring network communication don't take into account the effect of the lengths of fiber optic-lines between the nodes on the system's synchronization delay compensation. For this reason, this paper has proposed a method for the automatic measurement and compensation of synchronization delay based on high-speed fiber-optic ring network communication. Using this method, it is possible to automatically calculate the total network delay and the number of slave nodes of the whole system by using the master node to send a synchronous sequence frame. According to the network delay and the number of slave nodes, it is convenient to calculate the processing delay

| Name             | 64      | 128    | 192 | 256        | 320         | 384 | 448    | 512   | 576    | 640          | 704             | 768          |
|------------------|---------|--------|-----|------------|-------------|-----|--------|-------|--------|--------------|-----------------|--------------|
| txcmd            | test co | ommand |     | 0          |             |     | -(II)- | delay | cmd    |              |                 | 0            |
| txdata           |         |        |     | $\bigcirc$ | test addres | s   | 30     |       |        |              |                 | 81           |
|                  |         |        | 0   |            |             | 1   |        |       | 0      |              |                 |              |
|                  |         |        | 0   |            |             |     |        |       | $\sim$ | 3 the t      | otal numb       | er of slaves |
| nst13 node_num   |         |        | 0   |            |             |     |        |       |        |              | 3               |              |
| ldelay_data_out  |         |        | 0   |            |             |     |        |       |        | delay data•  | - 365           |              |
| t2 delay_data_in |         |        |     | 0          |             |     |        |       | p      | rocessing ti | me <b>∢</b> −€® | 1)           |

Figure 4. The communication data of delay automatically measured from the master node.

| Name             | Q                                         | 32               | 64       | 96      | 1    | 128 | 160 | 192 | 224 | 256 | 288 | 320 | 352 | 384       | 416 | 448   | 480        |
|------------------|-------------------------------------------|------------------|----------|---------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----------|-----|-------|------------|
|                  |                                           |                  |          |         |      |     |     |     |     |     |     |     |     | 2         |     |       |            |
| r×datain         | received address                          |                  |          |         |      |     |     |     |     |     |     |     |     |           | 81  |       |            |
| + txcmd          |                                           |                  |          |         |      |     |     |     |     |     |     |     |     |           |     | 0     |            |
| txdata           |                                           |                  |          |         |      |     |     |     |     |     |     |     |     | 3 (0 (81) |     |       |            |
|                  | (a) Slave node 1                          |                  |          |         |      |     |     |     |     |     |     |     |     |           |     |       |            |
| Name             |                                           | 128              | 160      | 192     | 224  | 256 | 288 | 320 | 352 | 384 | 416 | 448 | 480 | 512       | 544 | 576   | 3          |
| + rxcmd          | ] 1 ]                                     |                  |          |         |      |     |     |     | 0   |     |     |     |     |           |     | 2     | <u>)</u> 0 |
| datain           | received address (3)o) 81                 |                  |          |         |      |     |     |     |     |     |     |     |     |           | 81  |       |            |
|                  | 0                                         | (1)              |          |         |      |     |     |     | 0   |     |     |     |     |           |     | 2     | 0          |
| txdata           | O (2)→ transmitted address     O (3)(0)81 |                  |          |         |      |     |     |     |     |     |     |     |     | 3 (0 (81) |     |       |            |
| (b) Slave node 2 |                                           |                  |          |         |      |     |     |     |     |     |     |     |     |           |     |       |            |
| Name             | Q                                         | 32               | 64       | 96      |      | 128 | 160 | 192 | 224 | 256 | 288 | 320 | 352 | 384       | 416 | 448   | 480        |
| . t. rxcmd       | (1)                                       |                  |          |         |      |     |     |     | 0   |     |     |     |     |           |     | 2     | ) 0        |
| . ⊕ rxdatain     | ( 2 → received address (3)(0) 81          |                  |          |         |      |     |     |     |     |     |     |     |     |           | 81  |       |            |
| . txcmd          | 0                                         | 1 )              |          |         |      |     |     |     | 0   |     |     |     |     |           |     | (2)   | 0          |
| . € txdata       | 0                                         |                  | transmit | ted add | ress |     |     |     | 0   |     |     |     |     |           |     | ) ( 3 | 0 (81 )    |
|                  |                                           | (c) Slave node 3 |          |         |      |     |     |     |     |     |     |     |     |           |     |       |            |

Figure 5. The communication data of delay automatically measured from the slave nodes (1~3).



Figure 6. The experimental waveforms.

time of the system data and command passing through each node by the master node, and then to fulfill the delay compensation by use of the timing counter of FPGA in each slave node, thereby synchronizing the whole system.

## 5. Acknowledgements

This work was supported in part by the National Natural Science Foundation of China(No. 51177170).

#### REFERENCES

- J. Du Toit, A. Le Roux and J. Enslin, "An Integrated Controller Module for Distributed Control of Power Electronics," *Conference Proceedings of Thirteenth Annual Applied Power Electronics Conference and Exposition*, Anaheim, CA, USA, 1998, Vol. 2, pp. 874-880. doi: 10.1109/APEC.1998.654001
- [2] I. Milosavljevic, Z. Ye, D. Boroyevich, and C. Holton, "Analysis of Converter Operation with Phase-leg Control in Daisy-Chained or Ring-Type Structure," *30th Annual IEEE Power Electronics Specialists Conference*, Charleston, Vol. 2, 1999, pp. 1216-1221.
- [3] I. Milosavljevic, "Power Electronics System Communications," Master's thesis, Virginia Polytechnic Institute and State University, Blacksburg, USA, 1999.
- [4] I. Celanovic, N. Celanovic, I. Milosavljevic, D. Boroyevich, and R. Cooley, "A New Control Architecture for Future Distributed Power Electronics Systems," *IEEE 31st Annual Power Electronics Specialists Conference*, Galway, Vol. 1, 2000, pp. 113-118.
- [5] C. Zarko, M. Kaiser and P. Planinsic, "Sketch for Communication Issues in Power Electronics Building Blocks Connections," *IEEE International Conference on Industrial Technology*, Marbor, Slovenia, 2003, pp. 1026-1031.
- [6] G. Francis, "A Synchronous Distributed Digital Control Architecture for High Power Converters," Master's Thesis, Virginia Polytechnic Institute and State University, Blacksburg, USA, 2004.
- [7] J. Francis, J. Guo and S. H. Edwards, "Protocol Design of Dual Ring PESNet(DR-PESNet)," 2002 Power electronics Seminar, Blacksburg, 2002, pp.1301-1306.
- [8] L. Wei, R. Jayakar, W. Song and A. Huang, "A Modular Digital Controller Architecture for Multi-Node High Power Converter Applications," *31st Annual Conference* of *IEEE Industrial Electronics Society*, Raleigh, 2005, pp. 715-720.
- [9] L. Wei, "Distributed Modular Controller Architecture for High Power Converters," Master thesis, North Carolina State University, Carolina, 2005.
- [10] L. Hang, Z. Lu and Z. Qian, "High Speed and Intelligent Communication Topology Dedicated to Complex Power Electronic System Integration," *IEEE International Symposium on Industrial Electronics*, Vigo, 2007, pp. 485-490.