

# Design and Implementation of Efficient Reversible Arithmetic and Logic Unit

## Subramanian Saravanan<sup>1\*</sup>, Ila Vennila<sup>1</sup>, Sudha Mohanram<sup>2</sup>

<sup>1</sup>Department of EEE, P. S. G. College of Technology, Coimbatore, India <sup>2</sup>Sri Eshwar College of Engineering, Kondampatty, Coimbatore, India Email: <sup>\*</sup>subbri.saravanan@gmail.com, iven@eee.psgtech.ac.in, sudhamohanram@sece.ac.in

Received 11 March 2016; accepted 6 May 2016; published 11 May 2016

Copyright © 2016 by authors and Scientific Research Publishing Inc. This work is licensed under the Creative Commons Attribution International License (CC BY). http://creativecommons.org/licenses/by/4.0/

# Abstract

In computing architecture, ALU plays a major role. Many promising applications are possible with ATMEGA microcontroller. ALU is a part of these microcontrollers. The performance of these microcontrollers can be improved by applying Reversible Logic and Vedic Mathematics. In this paper, an efficient reversible Arithmetic and Logic Unit with reversible Vedic Multiplier is proposed and the simulation results show its effectiveness in reducing quantum cost, number of gates, and the total number of logical calculations.

# **Keywords**

Reversible Logic Gates, Reversible Logic Circuits, Reversible Multiplier Circuits, Vedic Multiplier, ALU

# **1. Introduction**

Moore's law states that number of transistors in a chip doubles every two years but chip size decreases. This cannot be reduced greatly which will lead to more power consumption. This paves the path to new technologies "Reversible Logic" and "Quantum Dot Cellular Automata" (QCA). As stated by Launder irreversible logic (unequal number of inputs and outputs) consumes more power [1]. To overcome this problem Bennett sets equal number of inputs and outputs, which will dissipate less power as input bits are preserved at the output [2]. This is called Reversible Logic. In this paper, Reversible Logic is chosen for its low power and Vedic concept is used for its faster arithmetic calculations. A quantum computer uses principle of superposition and entanglement for qubit (quantum bit-basic unit of information in quantum computers) computation. Quantum computers are faster than classical computer and will find its application in air craft tester, driverless cars and develop more effective

How to cite this paper: Saravanan, S., Vennila, I. and Mohanram, S. (2016) Design and Implementation of Efficient Reversible Arithmetic and Logic Unit. *Circuits and Systems*, **7**, 630-642. <u>http://dx.doi.org/10.4236/cs.2016.76054</u>

<sup>\*</sup>Corresponding author.

drugs, etc. Reversible Logic plays an important role in converting classical computation to quantum computation. The basic properties of Reversible Logic are discussed in [3].

Reversible gates are classified as  $2 \times 2$  gates,  $3 \times 3$  gates and  $4 \times 4$  gates. The classification of Reversible Logic gates is given in Figure 1.

The basic reversible gates are Feynman gate, Taffoli gate and Peres gate. The basic reversible gates are shown in **Figure 2** [4].

The  $4 \times 4$  reversible gates such as TSG gate and HNG gate are discussed in [3] given below.

## TSG Gate

Thapliyal proposed a  $4 \times 4$  reversible gate called TSG gate [5]. The TSG gate is shown in **Figure 3** and quantum circuit diagram for TSG gate is given in **Figure 4**. The input and output functions are given in Equations (1) and (2) respectively.

$$Iv = (A, B, C, D)$$
(1)

$$Ov = (P = A, Q = A'C' \oplus B', R = (A'C' \oplus B') \oplus D, S = (A'C' \oplus B') \cdot D \oplus AB \oplus C)$$
(2)

Full adder, Wallace tree multiplier 4:2 compressor are constructed using TSG gate.





Figure 4. Quantum circuit diagram for TSG gate.

Single TSG gate will act as full adder. Parallel adder or ripple carry adder is implemented using the same. Ripple carry adder is needed in multiplier. When C input is 0, D input is given with carry input, and then TSG gate functions as full adder. The TSG gate as full adder is shown in Figure 5.

#### **HNG Gate**

It is a  $4 \times 4$  reversible gate [6]. The HNG gate is shown in **Figure 6** and quantum circuit diagram for HNG gate is given in **Figure 7**. The input and output functions are given in Equations (3) and (4) respectively.

$$Iv = (A, B, C, D)$$
(3)

$$Ov = (P = A, Q = B, R = A \oplus B \oplus C, S = (A \oplus B)C \oplus AB \oplus D)$$
(4)

HNG gate is used to construct full adder and multiplier. When D input is 0, A, B and C inputs are given, and then HNG gate functions as full adder. The HNG gate as full adder is shown in **Figure 8**.

The basic benchmark parameters of the reversible logic circuits are quantum cost, garbage output, and total number of logical calculations.

The number of reversible logic gates either  $1 \times 1$ ,  $2 \times 2$ ,  $3 \times 3$  or  $4 \times 4$  needed to design a reversible system is called number of gates. Quantum cost (QC) refers to the number of elementary gates  $1 \times 1$  or  $2 \times 2$  reversible logic gates needed to design the reversible logic circuit.

The unused output in a reversible circuit is called garbage output.

Total logic calculation is the number of XOR, AND, and NOT logic functions used in the reversible circuit.  $\alpha$  indicates number of XOR logic in the circuit,  $\beta$  indicates number of AND logic in the circuit and *d* indicates number of NOT logic in the circuit

Research in reversible logic is getting important today. Thapliyal and Srinivasan proposed a new reversible TSG gate [5] and discussed about reversible carry look-ahead adder and other adder architecture which formed a part of ALU. The quantum cost of TSG gate is quiet high when compared to HNG gate. Haghparast proposes two new  $4 \times 4$  bit reversible multiplier designs with less hardware complexity, less garbage bits, less quantum cost, and less constant inputs [6] and the architecture uses Peres gate for partial product generation. But the total logical calculation is more due to extra logics in Peres gate. Research is going on in deriving more applications out of it. Research is moving towards deriving a new application from reversible gates. Ancient Indians followed some sutras or formulae for mathematical computation. These basic mathematical calculations form the base for modern VLSI architecture. Thapliyal discussed about performance of Vedic Multipliers on FPGA [7] and discussed the irreversible architecture based on delay. These architectures when implemented in VLSI will reduce power consumption. Ehsan Pour Ali Akbar *et al.* proposed reversible signed Wallace tree multiplier in [8]. Synthesis of reversible circuits is discussed in [9]-[14] and testing of reversible circuits is discussed in [15].

#### **1.1. Vedic Multiplication**

"Vedic Mathematics" was derived from the ancient word "Vedas". Vedic mathematics was rediscovered in early twentieth century. It works on the sixteen mathematical formulae called as "sutras" [16]. Mostly the speed of the DSP processors depends mainly on the speed of its multipliers which in turn depends on number of internal logics used [17]. Multipliers are used to realize many important functions such as Fast Fourier transforms and con-



volutions. VLSI architectures built using these sutras will improve the performance of the system. Vedic mathematics makes complex conventional calculations to be simpler and easier ones [18]. It does the computations very fast using human mind. Vedic Mathematics is a set of arithmetic rules that allows more efficient and speedy calculations. "Urdhva Tiryagbhyam" and "Nikhilam Navatashcaramam Dashatah" are the two important sutras involved in multiplication. Conventionally these Sutras are used to multiply decimal numbers. In this paper these sutras were applied to binary number system which makes it compatible for digital hardware. The partial products are generated in parallel but there will be some delay due to propagation of carry. It requires less hardware to implement.

## 1.2. Urdhva Tiryagbhyam Sutra

The Vedic Multiplier is designed using Urdhva Tiryagbhyam Sutra. This sutra has been traditionally used for the multiplication of two numbers. Urdhva Tiryagbhyam Sutra means "Vertically and Crosswise" [19]. The Least significant bits and most significant bits are multiplied vertically. LSB and MSB bits are multiplied crosswise and added as well. The line diagram for Urdhva Tiryagbhyam Sutra (step sequence from step 1 to step 7) is discussed in [3] and shown in Figure 9.

Tiwari *et al.* discussed about various Vedic Multipliers [20]. Rong Lin proposed reconfigurable and self-repairable multipliers and discussed about recursive architecture decomposition of partial product matrices [21]. Deodhe *et al.* presented a design of 8 bit Vedic Multiplier using CMOS logic [22]. Kumar *et al.* demonstrated 8 bit Vedic Multiplier using barrel shifter [23]. Haghparast's parity preserving reversible Vedic Multiplier has advantage of concurrent testing but its quantum cost is high [24]. Saravanan *et al.* discussed about reversible Vedic Multiplier design using nikhilam sutra [25].

## 2. Proposed Reversible ALU

ALU forms the major part of any processor. In this paper a reversible ALU is designed. All components of ALU are reversible in nature (equal inputs and outputs). Furthermore Vedic concept is adopted to enhance the speed of the processor by reducing critical path delay. The reversible ALU consists of 8 bit Multiplier, Logical unit and Binary to gray code converter. The sub modules are discussed below.



Figure 9. Line diagram for Urdhva Tiryagbhyam Sutra (step sequence from step1 to step7).

#### 2.1. Vedic Multiplier

The  $8 \times 8$  Vedic multiplier can be built from  $2 \times 2$  Vedic multiplier.  $8 \times 8$  Vedic multiplier requires  $16 \times 2 \times 2$  Vedic multiplier.  $2 \times 2$  Vedic multiplier requires 4 multiplications and 2 half additions. To implement  $8 \times 8$  Vedic multiplier it requires 64 multiplications and 32 half additions and 16 full additions. In contrast conventional array multiplier requires 64 multiplications and 50 full adders. So hardware complexity can be reduced using Vedic multipliers.

Consider two numbers with equal MSB and they are placed at equal distance from median value is taken. For this case if the input is taken in BCD form eight  $2 \times 2$  Vedic multipliers and 8 bit adders are required. It requires 32 multiplications, 16 half additions and 8 full additions are required. Thus the multiplier can be implemented with less hardware architecture.

#### **Reversible 8 × 8 Vedic Multiplier Architecture**

The multiplier architecture is shown in **Figure 10**. In the proposed multiplier first LSB bits of multiplicand and multiplier are passed on to  $4 \times 4$  Vedic multiplier. MSB bits of multiplicand and multiplier are multiplied and the result is once again added with MSB bits of multiplicand to get MSB of results. The algorithm works only for multiplicand and multiplier deviating from central value by equidistant.

Multipliers uses TSG gate based reversible Vedic multiplier or HNG gate based reversible Vedic multiplier. The adder block uses 8 HNG gates. The third input of HNG gate is Carry input. The last output of HNG gate is carry output. The fourth input of HNG gate is "0" input. The carry output is propagated to next stage carry input [3].

## 2.2. Logical Unit

It is an 8 bit logical unit. It consists of 8 peres gates. Peres gates generates AND logic and EXOR logic. The quantum cost of Peres gate is 4. There is only one garbage output. The Reversible logic unit architecture is shown in **Figure 11**. The inputs are  $A_7 - A_0$  and  $B_7 - B_0$ . The input  $C_7 - C_0$  is constant input which is 0. The QQ1<sub>7</sub> - QQ1<sub>0</sub> represents logical EXOR operation. The RR1<sub>7</sub> - RR1<sub>0</sub> represents logical AND operation.

#### 2.3. Binary to Gray Code Converter Unit

It is an 8 bit binary to gray code converter unit. It consists of 8 Feynman gates. Feynman gates generate EXOR



Figure 10. Multiplier architecture.



Figure 11. Reversible logic unit architecture.

logic. The quantum cost of Feynman gate is 1. There is only one garbage output. The Reversible Binary to Gray Code Converter Architecture is shown in Figure 12. The inputs to Feynman gate are  $A_7 - A_0$ . In this current bit is operated with previous bit. The Q1<sub>7</sub> - Q1<sub>0</sub> represents binary to gray code converted value.

## 2.4. Proposed Reversible ALU Architecture

The ALU consists of Arithmetic unit and logic unit. The Reversible ALU architecture is shown in **Figure 13**. The Reversible ALU consists of 8 bit reversible Vedic multiplier unit, reversible logical unit and reversible 8 bit binary to gray code converter. The logical unit consists of Peres gate which generates AND logic and EXOR logic. The EXOR logic is used to perform equality checking between two data.

### S. Saravanan et al.









The binary to gray code converter uses 8 Feynman gate to generate gray code. Gray codes are also called as reflected binary codes. Since random data are generated, it may be used to generate parity bits. These parity bits are important in error correction systems. So these codes are used in error correction systems, digital TV transmission, etc., these codes are used in genetic algorithms. These gray codes are used in forward error correction systems. Data is transmitted over the channel. The data gets affected by noise. For a receiver in order to retrieve original data, it has to go for retransmission of data. This will consume more bandwidth. To reduce band width original data has to be recovered at the receiver end. This is called forward error correction. Here Reversible  $8 \times 8$  multiplier is designed using TSG gates and HNG gates based on Vedic concept. 8 bit logical unit is designed using Peres gate where AND logic and EXOR logic are obtained. Peres gates are chosen because quantum cost is 4 which is less and number of logical functions are more. 8 bit binary to gray code converter uses Feynman gate. It gets single 8 bit input and produces corresponding output. Feynman gate is used because Quantum cost is 1.

## 3. Results and Discussion

The functional simulation of proposed multiplier architecture is simulated in Xilinx 9.2. The simulation Results for Reversible ALU is shown in **Figure 14**.

The applications of this ALU are multiplication, Binary to gray code conversion, Modulo 2 operation and Equality checking. In **Figure 14** a1 corresponds to MSB of multiplicand and c1 corresponds to LSB of multiplicand. b1 corresponds to MSB of multiplier and d1 corresponds to LSB of multiplier. h1 corresponds to MSB of final product 06. f1 corresponds to LSB of final product 18 in hexadecimal value equivalent decimal value is 24.  $qq1_0 - qq1_7$  corresponds to 8 bit logical EXOR operation between  $A_0 - A_7$  and  $B_0 - B_7$  In the simulation results LSB and MSB bits are interchanged.  $rr1_0 - rr1_7$  corresponds to 8 bit logical AND operation between  $A_0 - A_7$  and  $B_0 - B_7$ . In the simulation results LSB and MSB bits are interchanged.  $q1_0 - q1_7$  corresponds to 8 bit binary to gray code value.

The system has arithmetic unit, Logical unit and binary to gray code converter. The number of functions is more.

The Comparison of Reversible Vedic multipliers is shown in **Table 1**. The performance of different configurations of reversible  $8 \times 8$  Vedic multipliers are analyzed and presented in **Table 1**.

| 🜌 Xilinx - ISE - C:\Xilinx92i\wedmulalu\vedmulalu.ise - [Simulation]                                                                                                                              |                                     |          |           |               |        |            |           |        |           |        |        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------|-----------|---------------|--------|------------|-----------|--------|-----------|--------|--------|
| Pile Edit View Project Source Process Test Bench Simulation Window Help                                                                                                                           |                                     |          |           |               |        |            |           |        |           |        |        |
| : 🗅 🖻 🗟 🕼 😓 : 🗶 🖬 🕼                                                                                                                                                                               | 🗙 🖾 🖉 🔛                             | 🕀 🔎 🕽    | < 🗙 🔎     | 2 🔊 🕫         | . 8 0  | 🔁 ii 🎤     | N? 8 06 🕅 |        |           | 💌 ii 💡 |        |
| f 🖌 🖉 🔯 🗱 🕅 🕅                                                                                                                                                                                     | © ⊕ ∎ ( )   ]                       | <u> </u> | 12 🔺      | 74 74 74 8    | b 🕺 🗄  | th dr 🔤    | ለ 🖞 🖞     | 🖬 II 🐓 | • • • • × | 1000   | 💙 ns 💌 |
| Sources ×<br>Sources for: Behavioral Simulation ×<br>Greenwalalu                                                                                                                                  | Current Simulation<br>Time: 1000 ns |          | 500       | 600           |        | 70         | 0         | 800    |           | ļ      | 900    |
| ☐ ∰ xc3s100e-5vq100 ① nd vedalutb1 (vedalutb1.tbw)                                                                                                                                                | 🗳 🛃 p1[7:0]                         | 8'h12    |           |               |        |            | 8'h12     |        |           |        |        |
|                                                                                                                                                                                                   | 🗳 🔂 q1 (7:0)                        | 8'h36    | 8'h36     |               |        |            |           |        |           |        |        |
|                                                                                                                                                                                                   | 🗳 🛃 pp1[7:0]                        | 8'h42    | 8'n42     |               |        |            |           |        |           |        |        |
|                                                                                                                                                                                                   | 🗳 🔂 qq1(7:0)                        | 8'h20    | 8'n20     |               |        |            |           |        |           |        |        |
|                                                                                                                                                                                                   | 🗳 🛃 e1 [7:0]                        | 8'h04    |           |               |        |            | 8'h04     |        |           |        |        |
|                                                                                                                                                                                                   | 💷 😽 f1 [7:0]                        | 8'h18    |           |               |        |            | 8'h18     |        |           |        |        |
| 🛋 Sources 🙀 Snapshol 🕞 Libraries                                                                                                                                                                  | 🗳 😽 h1[7:0]                         | 8'h06    |           |               |        |            | 8'h06     |        |           |        |        |
|                                                                                                                                                                                                   | 💷 😽 rr1(7:0)                        | 8'h42    |           |               |        |            | 8'h42     |        |           |        |        |
| Processes ×                                                                                                                                                                                       | 🗳 🔂 a1 (3:0)                        | 4'h2     |           |               |        |            | 4'h2      |        |           |        |        |
| 😑 💽 vedalutb1 - vedalutb1                                                                                                                                                                         | 🗳 🛃 b1[3:0]                         | 4'h2     |           |               |        |            | 4'h2      |        |           |        |        |
| vedalutor - vedalutor                                                                                                                                                                             | 🗳 🔂 c1 [3:0]                        | 4'h4     |           |               |        |            | 4'h4      |        |           |        |        |
| - 🐹 q1 [7:0]                                                                                                                                                                                      | 🗳 🔂 d1 [3:0]                        | 4'h6     |           |               |        |            | 4'h6      |        |           |        |        |
| ⊘(pp1 (7:0))         ⊘(qq1 (7:0))         ⊘(e1 (7:0))         ⊘(f1 (7:0)) |                                     |          |           |               |        |            |           |        |           |        |        |
| Processes Sim Hierarchy -                                                                                                                                                                         |                                     |          |           |               |        |            |           |        |           |        |        |
| - I recesses                                                                                                                                                                                      | 📡 Design Summary                    | v ved    | mulalu1.v | 🚾 vedalutb1.t | bw 🔤 🚾 | Simulation |           |        |           |        |        |

Figure 14. Simulation results for reversible ALU.

| <b>r</b>             |                                  |                                  | - L- J-            |                 |                                |                            |                                      |
|----------------------|----------------------------------|----------------------------------|--------------------|-----------------|--------------------------------|----------------------------|--------------------------------------|
| Summation<br>Network | Multiplier Type                  | Partial<br>Product<br>Generation | Number<br>of Gates | Quantum<br>Cost | Number of<br>Garbage<br>Output | Total Logic<br>Calculation | Number of<br>Constant<br>Input Lines |
| TSG gate             | $8 \times 8$<br>Vedic Multiplier | Taffoli Gate                     | 60                 | 488             | 116                            | 184a + 156b + 216d         | 60                                   |
| TSG gate             | $8 \times 8$<br>Vedic Multiplier | Peres Gate                       | 60                 | 456             | 116                            | 196a + 156b + 216d         | 60                                   |
| TSG gate [26]*       | 8 × 8<br>Vedic Multiplier        | Fredkin Gate                     | 60                 | 488             | 116                            | *                          | 60                                   |
| HNGGate              | 8 × 8<br>Vedic Multiplier        | Taffoli Gate                     | 60                 | 320             | 116                            | 160a + 60b                 | 60                                   |
| HNGGate              | 8 × 8<br>Vedic Multiplier        | Peres Gate                       | 60                 | 288             | 116                            | 192a + 60b                 | 60                                   |

#### Table 1. Comparison of reversible vedic multipliers [3].

\*Not given in the literature.

The quantum cost for reversible  $8 \times 8$  Vedic multiplier is calculated by the sum of quantum cost of two  $4 \times 4$  reversible Vedic multiplier block and reversible adder block which can be stated mathematically as:

QC (Reversible  $8 \times 8$  Vedic multiplier) = 2\*(QC of Reversible 4x4 Vedic multiplier) + (QC of adder block).

Among the reversible  $8 \times 8$  Vedic multiplier configurations HNG gate with peres gate offers low quantum cost. The number of garbage outputs is constant for all the cases. Among all combinations of multipliers, HNG gate with Taffoli gate partial product generation network offers low total logical calculations.

The number of constant input lines is same as that of number of gates required. From the table, reversible Vedic  $8 \times 8$  multiplier designed using HNG gate shows effectiveness in terms of quantum cost, total logic calculations.

From the above table, it is found that in modern processors HNG gate based reversible Vedic multiplier architectures may be deployed to achieve high speed.

The Comparison of Conventional multipliers and reversible logic based multipliers is shown in **Table 2**. Since number of logic gates needed to implement adder module is less area will obviously be less in reversible logic.

The Comparison of various  $8 \times 8$  Multipliers based on cell use and delay given by Thapliyal in [7] is shown in **Figure 15**. All multipliers are simulated in Xilinx platform using Virtex E XCV 300e device package, package BG 432 and speed grade-8.

The multiplier achieves a significant improvement in performance than other multipliers. The proposed multiplier has delay of 18.8 ns (47.3% logic delay and 52.7% routing delay) whereas the delay for traditional booth multiplier is 59.252 ns, which justifies the reduction in multiplication. But in terms of cell use Traditional array multiplier provides minimum cell use. Cell use is more for overlay booth multiplier, which indicates the area. Cell use is optimal in reversible  $8 \times 8$  Vedic multiplier. The Comparison of various Multipliers based on delay is shown in **Figure 15**.

It is found that proposed reversible multiplier has less delay than existing one. The Comparison of Reversible Multipliers based on delay is shown in **Figure 16**.

From the above discussion it is found that this multiplier architecture provides an efficient arithmetic unit.

It is found that Quantum cost, number of gates, garbage output and number of constant input lines are less for proposed logical unit than existing one since existing logical unit uses PFAG gate whose quantum cost is 8 and Feynman gate whose quantum cost is 1. The Comparison of Reversible Logic Unit based on Quantum Cost is shown in Figure 17.

The quantum cost, number of gates and number of garbage output of Binary to Gray code Converter is 8 and total logical calculation is 8  $\alpha$ . Binary to gray code converter is used in ALU since binary to gray code converter finds its applications in error detection and correction and analog to digital conversion [29] [30].

From the above all it is found that multiplier unit is operating with less delay than the existing one and has less quantum cost. Logical unit also has less quantum cost. On a whole the ALU is efficient in terms of delay, quantum cost, number of gates, and total logical calculations. This multiplier based ALUs can be used in ATMEGA microcontrollers where 8 bit operation is performed [31].



Figure 15. Comparison of various multipliers based on delay.



Figure 16. Comparison of reversible multipliers based on delay [27].



Figure 17. Comparison of reversible logic unit based on quantum cost [28].

| Table 2. Comparison of conventional multipliers and reversible logic based multipliers. |                            |                  |  |  |  |  |
|-----------------------------------------------------------------------------------------|----------------------------|------------------|--|--|--|--|
| Parameters                                                                              | <b>Conventional Method</b> | Reversible Logic |  |  |  |  |
| Number of gates                                                                         | 88                         | 28               |  |  |  |  |
| Garbage outputs                                                                         | -                          | 116              |  |  |  |  |

# 4. Conclusion

In summary, the proposed reversible multiplier designed using HNG gate used in ALU shows better results in terms of delay and quantum cost. The proposed reversible logic unit offers better performance in terms of quantum cost. Hence the proposed reversible ALU as a whole performs better than the conventional method in terms of quantum cost and delay. In advanced processor architectures there is a dedicated multiplier unit based ALU. In future these irreversible ALU may be replaced with reversible Vedic multiplier based ALU to reduce the quantum cost and delay. Vedic mathematics can be explored to a greater extent to optimize the various VLSI architectures. It is presented above that when these systems are practically realized they require less number of reversible gates than the conventional method.

## References

- [1] Landauer, R. (1961) Irreversibility and Heat Generation in the Computing Process. *IBM Journal of Research and Development*, **5**, 183-191. <u>http://dx.doi.org/10.1147/rd.53.0183</u>
- [2] Bennett, C. (1973) Logical Reversibility of Computation. *IBM Journal of Research & Development*, **17**, 525-532. http://dx.doi.org/10.1147/rd.176.0525
- [3] Saravanan, S. and Vennila, I. (2015) Design of Reversible 8 × 8 Vedic Multiplier Using TSG and HNG Gates. Presented in National Conference on Research Issues in Computing Held at PSG College of Technology, Coimbatore.
- [4] Thapliyal, H. and Ranganathan, N. (2011) A New Design of the Reversible Subtractor Circuit. Proceedings of IEEE International Conference on Nanotechnology, Portland, 15-18 August 2011 1430-1435.
- [5] Thapliyal, H. and Srinivas, M.B. (2005) A Novel Reversible "TSG" Gate and Its Application for Designing Reversible Carry Look-Ahead and Other Adder Architectures. *Proceedings of the 10th Asia-Pacific Computer Systems Architecture Conference*, Springer, Singapore, 805-817.
- [6] Haghparast, M., Jassbi, S.J., Navi, K. and Hashemipour, O. (2008) Design of a Novel Reversible Multiplier Circuit Using HNG Gate in Nanotechnology. *World Applied Sciences Journal*, 3, 974-978.
- [7] Thapliyal, H. and Srinivas, M.B. (2004) High Speed Efficient N X N Bit Parallel Hierarchical Overlay Multiplier Architecture Based on Ancient Indian Vedic Mathematic. *Transactions on Engineering, Computing and Technology*, **2**, 225-228.
- [8] Ali Akbar, E.P., Haghparast, M. and Navi, K. (2011) Novel Design of a Fast Reversible Wallace Sign Multiplier Circuit in Nanotechnology. *Microelectronics Journal*, 42, 973-981. <u>http://dx.doi.org/10.1016/j.mejo.2011.05.007</u>
- [9] Wille, R. and Groβe, D. (2007) Fast Exact Toffoli Network Synthesis of Reversible Logic. Proceedings of International Conference on Computer-Aided Design, San Jose, 4-8 November 2007, 60-64. http://dx.doi.org/10.1109/iccad.2007.4397244
- [10] Wille, R., Le, H.M., Dueck, G.W. and Groβe, D. (2008) Quantified Synthesis of Reversible Logic. *Proceedings of Design, Automation & Test in Europe Conference*, Munich, 10-14 March 2008, 1015-1020.
- [11] Shende, V.V., Prasad, A.K., Markov, I.L. and Hayes, J.P. (2002) Synthesis of Reversible Logic Circuits. Proceedings of International Conference on Computer-Aided Design, San Jose, 10-14 November 2002, 353-360. <u>http://dx.doi.org/10.1109/iccad.2002.1167558</u>
- [12] Hung, W.N.N., Song, X., Yang, G., Yang, J. and Perkowski, M. (2004) Quantum Logic Synthesis by Symbolic Reachability Analysis. *Proceedings of Design Automation Conference*, San Diego, 7-11 July 2004, 838-841.
- [13] Viamontes, G.F., Markov, I.L. and Hayes, J.P. (2007) Checking Equivalence of Quantum Circuits and States. *Proceedings of International Conference on CAD*, San Jose, 4-8 November 2007, 69-74. <u>http://dx.doi.org/10.1109/iccad.2007.4397246</u>
- [14] Wang, S.A., Lu, C.Y., Tsai, I.M. and Kuo, S.Y. (2008) An XQDD-Based Verification Method for Quantum Circuits. *IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences*, E91.A, 584-594. http://dx.doi.org/10.1093/ietfec/e91-a.2.584
- [15] Wille, R., Große, D., Miller, D.M. and Drechsler, R. (2009) Equivalence Checking of Reversible Circuits. Internation-

al Symposium on Multi-Valued Logic, Naha, 21-23 May 2009, 324-330. http://dx.doi.org/10.1109/ismvl.2009.19

- [16] Chidgupkar, P.D. and Karad, M.T. (2004) The Implementation of Vedic Algorithms in Digital Signal Processing. *Global Journal of Engineering Education*, 8, 153-157.
- [17] Vaidya, S. and Dandekar, D. (2010) Delay-Power Performance Comparison of Multipliers in VLSI Circuit Design. International Journal of Computer Networks & Communications (IJCNC), 2, 47-56. http://dx.doi.org/10.5121/ijcnc.2010.2405
- [18] Poornima, M., Patil, S.K., Shivukumar, Shridhar, K.P. and Sanjay, H. (2013) Implementation of Multiplier Using Vedic Algorithm. *International Journal of Innovative Technology and Exploring Engineering (IJITEE)*, 2, 219-223.
- [19] Dhilon, H.S. and Mitra, A. (2008) A Reduced-Bit Multiplication Algorithm for Digital Arithmetic. World Academy of Science, Engineering and Technology, 19, 719-724.
- [20] Tiwari, H.D., Gankhuyag, G., Kim, C.M. and Cho, Y.B. (2008) Multiplier Design Based on Ancient Indian Vedic Mathematics. *Proceedings of International Conference on SoC Design*, Busan, 24-25 November 2008, 65-68.
- [21] Lin, R. (2004) A Reconfigurable Inner Product Processor Architecture Implementing Square Recursive Decomposition of Partial Product Matrices. US Patent No. 6,718,465.
- [22] Deodhe, Y., Kakde, S. and Deshmukh, R. (2013) Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic. Proceedings of International Conference on Machine Intelligence and Research Advancement (ICMIRA), Katra, 21-23 December 2013, 340-344. <u>http://dx.doi.org/10.1109/icmira.2013.71</u>
- [23] Kumar, U.C.S.P., Goud, A.S. and Radhika, A. (2013) FPGA Implementation of High Speed 8-Bit Vedic Multiplier Using Barrel Shifter. *Proceedings of International Conference on Energy Efficient Technologies for Sustainability* (*ICEETS*), Nagercoil, 10-12 April 2013, 14-17. <u>http://dx.doi.org/10.1109/ICEETS.2013.6533349</u>
- [24] Haghparast, M. and Shams, M. (2013) A Novel Nanometric Parity Preserving Reversible Vedic Multiplier. Journal of Basic Applied Sciences and Research, 3, 771-776.
- [25] Saravanan, P., Chandrasekar, P., Chandran, L., Sriram, N. and Kalpana, P. (2012) Design and Implementation of Efficient Vedic Multiplier Using Reversible Logic. In: Rahaman, H., Chattopadhyay, S. and Chattopadhyay, S., Eds., *Progress in VLSI Design and Test*, Lecture Notes in Computer Science, Vol. 7373, Springer, Berlin, 364-366. http://dx.doi.org/10.1007/978-3-642-31494-0\_45
- [26] Viswanath, L. and Ponni, M. (2012) Design and Analysis of 16 Bit Reversible ALU. *IOSR Journal of Computer Engi*neering (IOSRJCE), 1, 46-53. <u>http://dx.doi.org/10.9790/0661-0114653</u>
- [27] Nagarjun, K. and Srinivas, S. (2013) A New Design of Multiplier Using Modified Booth Algorithm and Reversible Gate Logic. International Journal of Computer Applications Technology and Research, 2, 743-747. http://dx.doi.org/10.7753/IJCATR0206.1021
- [28] Darshan, H., Mohanraj, R., Kavya, H.B., Monisha, U.K. and Maralabhavi, S. (2015) Design and Synthesis of 8 Bit Reversible Arithmetic & Logical Unit (ALU). *Transactions on Electrical and Electronics Engineering (ITSI-TEEE)*, 3, 2320-2325.
- [29] Schreiber, M. (2007). https://en.wikipedia.org/wiki/Gray\_code
- [30] Landau, S. (2011). http://irreal.org/blog/?p=84
- [31] Atmel Corporation (2002). http://www.atmel.com/Images/doc1631.pdf