Design of a Low-Dropout Regulator with On-Chip Frequency Compensation

Jian XIAO, Yanzhang QIU, Yunxia GAO, Hongliang CHEN
Institute of Electronics and Control, Chang’an University, Xi’an, P.R. China, 710064
Email: xiaojian@chd.edu.cn

Abstract: Designed a Low-Dropout (LDO) Regulator, analyzed the circuit structure and the sub-circuit design With On-chip Frequency Compensation. Presented a novel internal frequency compensation circuit, fulfilled the use of low equivalent series resistance (ESR) load capacitor, and an accurate over-current protection circuit is realized, thus improves transient response and reduce the cost greatly. Test result proved the feasibility of this method, the measured typical dropout voltage is 100mV, operating voltage range is 2.5V-7V, output overshoot voltage is less than 50mV when load current stepped from 1mA to 500mA.

Keywords: CMOS; regulator; frequency compensation; stability

1 Introduction

With the reduced power supply voltage and chip size, power consumption became an increasingly problem. As a result, LDO design has become more challenging [1-8]. Methods to improve the classic LDO structure have been proposed [1-5], However, the limitation of the classical LDOs is mainly due to the associated single pole-zero cancellation scheme, in which an off-chip capacitor with a high ESR is required to achieve low-frequency pole-zero cancellation. Use multilayer ceramic capacitor is an active solution for improving transient responses, but this method may cause oscillation. So generate the on-chip zero became the key technique to improve LDO performance. Many papers report some methods, but the circuits are complex and the zero has a large variety range.

This paper presents a new structure to achieve low dropout voltage regulators, through the frequency compensation for two stage push-pull output error amplifier, allowing adjustment of the parasitic poles to outside the unit gain frequency (UGF) that located in the gate of pass device. Push-pull output increased the transition rate, thus greatly improved the loop transient response; In addition, the LDO feedback loop adds a new frequency compensation circuit, the circuit structure is simple, the zero is independent with load variety, so ensured the stability of LDO at the same time to achieve an external low ESR output capacitors.

2 LDO Circuit Structure

The traditional LDO regulator using a single-stage amplifier with good frequency response and bandwidth, the dominant pole is located in the output of LDO and non-dominant pole in the gate of pass device, using the output capacitor ESR zero to achieve pole-zero cancellation [1,2,3]. This method have restricted requirements, range of ESR is limited to 0.1 ~ 10Ω [3], in order to get a better temperature characteristics, the tantalum capacitor usually selected, its disadvantages are both large size and higher prices. In addition, the overshoot of output voltage is proportional to ESR, this may cause the output voltage out of range in low-voltage working conditions, ever get a logic wrong in the high speed digital circuit.

Figure 1. Block diagram of the low dropout regulator

The LDO structure of this paper present as shown in Figure 1, two stages push-pull error amplifier is used, the first stage compared the feedback signal and reference voltage to generate the error signal for voltage adjustment, the second stage is the push-pull output, provide large drive to improve the transition rate of pass device. This gain of cascades is the times of two stages. Large loop gain can reduce the line regulation and load regulation, so enhanced the steady-state output accurate. The frequency compensation circuit is added between the first stage and second stage of error amplifier make the dominant pole located in the output of first stage, so the PMOS pass device can be more large to get large output current and even low dropout voltage. The maximum output current is 500mA, and dropout voltage is 0.1V in this design.
There are three low frequency poles located in the first stage output of the error amplifier (P1), the second stage output (P3), the output of LDO (P2), the zero (Z1) generated by the frequency compensation circuit of the error amplifier and zero generated by the zero generation circuit are used to cancel the P3 and P2, so fulfilled the frequency compensation of the whole circuit. The multilayer ceramic capacitor can be used for its advantage of low ESR; this makes the zero far away from the UGF of LDO output. The reference is a bandgap reference, over-current protection circuit detect the current of LDO, while the current exceeds the limitation, the pass device can be turned off. Through careful design for the location of zero and pole position inside the UGF, we can get enough phase margin to ensure the LDO stability for the entire loop in a variety of output load current.

3 CMOS Circuit Implementation

3.1 The Frequency Compensation Circuit

The presented LDO exists two low frequency poles located in the first stage output of the error amplifier and the output of LDO respectively. We introduced a zero generation circuit to achieve the stability of the LDO, as shown in Figure 2. Its output connected between the series resistor R1 and R2, and feedback to the first stage input of error amplifier, the input then connected to the output of LDO. Consider the left part of the zero generation circuit, its transfer function as follows:

\[ H(s) = \frac{\frac{1}{C_{gs2}R_p}}{s^2 + \frac{1}{R_{ds2}R_p} + \frac{1}{g_{m2}R_p} + \frac{1}{g_{m1}R_{ds2}}} \]

we can see that select suitable parameters can force the pole far away from the zero, and also can locate the pole outside the UGF, thus without effect on the stability of the loop. Times of Rg and Cgs2 generate a fixed left-half plane zero, this zero should locate in the 10 times of pole located in the first stage output of the error amplifier to cancel P1. We can precisely control the zero position, thus greatly improves the loop stability and noise suppression compared to the traditional structure.

3.2 Error Amplifier Design

Design of the error amplifier needs to meet the requirements of loop gain, transient response and stability. In our design, two stage error amplifier is used as shown in Fig.3, the first stage is a differential amplifier with current mirror load, the second stage use a push-pull structure, generating sufficient output voltage swing, as well as faster response speed which greatly improve LDO’s transient response. The first stage output drives PMOS transistor M21 and NMOS transistor M22 respectively, the gate of M19 connected to the output of over-current protection circuit for turn off the push pull loop while the output current is too large. C1 and C2 are the Miller compensation capacitors, C1 in series with resistor R1 makes the right-half plane zero moved to left-half plane generated by the miller compensation, C1 and R1 values should be met:

\[ \frac{1}{(2\pi C_{g_s}R_p)} = \frac{1}{(2\pi C_{g_s}R_{ds2})} \]

So we can cancel the parasitic pole located in the gate of pass device, as well as makes the dominant pole located in the first stage output of error amplifier. Hspice simulation shows that the low frequency gain and phase margin of error amplifier is larger than 80dB and 84° respectively, at the condition of 5V input voltage and 80pF load capacitor.

3.3 The Over-current Protection Circuit

This design of low dropout voltage regulator maximum output current up to 500mA, so stable and reliable over-current protection circuit is also one of the keys design. Over-current protection circuit diagram as shown in Figure 4, the PMOS transistor M23 and resistor Rs parallel with the pass device constitute of a current sampling circuit, and also proportion to the size of pass de-
vice, thus implement the current sampling accurately. Through adjusting the resistance of Rs to turn off the M24, turn on the M27, the low level output from the drain of M24 switched off the second stage loop of the error amplifier, the high level output switched off the pass device, in order to achieve accurate over-current protection.

![Figure 4. Schematic of the over-current protection](image)

4 Simulation and Test Results

Vanguard 0.5um CMOS mixed-signal technology is used for layout, an external output capacitor $C_{Load}$ is 1uF, ESR of $C_{Load}$ is less than 50mΩ. The current source of load use an ideal current source with range of 0mA ~ 500mA, open-loop gain of the Hspice simulation results show that the phase margin is 45 when load current is 500mA. The UGF decreases as the load current decreases, so the phase margin increased the loop more stable. Fig.5 is the transient load regulation results while the current stepped from 10mA to 500mA, showing that the largest over-shoot voltage is 50mV, transition time is less than 1μs. Fig.6 is a test chip micrograph.

5 Summary

![Figure 5. Response of transient load regulation](image)

![Figure 6. Die micrograph of the Regulator chip](image)

We presented a new single-chip CMOS low dropout voltage regulator approach, a internal frequency compensation circuit is used to implement the loop stability that can provides accurate load-independent frequency compensation, thus an external multi-layer ceramic capacitors can be used, which greatly reduce costs and improve transient response. The static power dissipation and layout area are not increased Compared with conventional CMOS regulator, the LDO load regulation and line regulation are not affected for the additional frequency compensation circuit. Vanguard 0.5um CMOS process is used for verification, the test results show that the typical value of dropout voltage is 100mV as the output current is 500mA, and operation voltage range is 2.5V-7V.

References


